TSMC Validates Cadence 3D-IC Technology for Its CoWoS(TM) Reference Flow

TSMC Validates Cadence 3D-IC Technology for Its CoWoS(TM) Reference Flow

ID: 192230

Cadence Design Flow and Memory Interface Technology Enable Next Generation of High-Performance Mobile Devices


(firmenpresse) - SAN JOSE, CA -- (Marketwire) -- 10/15/12 -- Cadence Design Systems, Inc. (NASDAQ: CDNS), a leader in global electronic design innovation, announced today that TSMC has validated Cadence® 3D-IC technology for its CoWoS™ (chip-on-wafer-on-substrate) Reference Flow with the development of a CoWoS™ test vehicle that includes an SoC with Cadence and PHY IP. This is the foundry segment's first silicon-validated reference flow enabling multiple die integration, and features TSMC CoWoS™ and Cadence 3D-IC technologies to make 3D-IC design a viable option for electronics companies.

The validated technologies in the 3D-IC solution span the Cadence ® RTL-to-signoff and ® custom/analog platforms. Also included are the Cadence , and recently acquired Sigrity that helps engineers overcome die-stacking and silicon carriers' challenges from planning through implementation, test, analysis and verification. TSMC's unique CoWoS™ combo bump cells, which simplify bump assignment, are now supported automatically in the Cadence Encounter Digital Implementation (EDI) System, QRC Extraction, and Cadence Physical Verification System. The CoWoS™ Reference Flow is supported with a CoWoS™ design kit and silicon validation results from a TSMC test vehicle.

TSMC chose Cadence's high bandwidth, low power Wide I/O controller and PHY Design IP solution to connect the SoC to Wide I/O DRAM using CoWoS™ technology featuring a peak data rate of over 100Gbit/sec for memory interface.

3D-IC technology offers several key benefits for engineers developing today's complex designs, including higher performance, reduced power consumption and smaller form factor. TSMC's CoWoS™ is an integrated process technology that bonds multiple chips in a single device to reduce power and form factor while improving system performance. Cadence 3D-IC technology enables multi-chip co-design between digital, custom and package environments incorporating through-silicon vias (TSVs) on both chips and silicon carriers, and supports micro-bump alignment, placement, routing, design for test, as well as analysis and verification from a system perspective. The Wide I/O controller and PHY demonstrate the advantages of implementing memory subsystems on 3D-IC technology for increased memory bandwidth with significant reduction in operating power.





"The Cadence 3D-IC technology enables the next generation of high-performance mobile devices, and offers significant benefits in system performance and power efficiency," said Chi-ping Hsu, senior vice president, research and development, Silicon Realization Group at Cadence. "Our continued work with TSMC on the CoWoS™ process ensures that the infrastructure is in place to support this important emerging technology."

"TSMC continues to work closely with Cadence to bring 3D-IC to the industry," said Suk Lee, TSMC senior director, Design Infrastructure Marketing Division. "We have invested three years with OIP ecosystem partners to prepare the CoWoS™ design flow for production, and now we're ready to enable customers' 3D-IC designs with TSMC CoWoS™ technology."



Cadence enables global electronic design innovation and plays an essential role in the creation of today's integrated circuits and electronics. Customers use Cadence software, hardware, IP, and services to design and verify advanced semiconductors, consumer electronics, networking and telecommunications equipment, and computer systems. The company is headquartered in San Jose, Calif., with sales offices, design centers, and research facilities around the world to serve the global electronics industry. More information about the company, its products, and services is available at .

Cadence, Encounter, Virtuoso and the Cadence logo are registered trademarks of Cadence Design Systems, Inc. in the United States and other countries. All other trademarks are the property of their respective owners.





For more information, please contact:
Nancy Sheffield
Cadence Design Systems, Inc.
408-410-9928

Weitere Infos zu dieser Pressemeldung:

Themen in dieser Pressemitteilung:


Unternehmensinformation / Kurzprofil:
drucken  als PDF  an Freund senden  NetApp Contribution Brings Data ONTAP 8 Clustering Drivers to OpenStack Acer's New All-in-One Desktops; Touch and Premium Performance in a Stunning Package
Bereitgestellt von Benutzer: MARKETWIRE
Datum: 15.10.2012 - 12:00 Uhr
Sprache: Deutsch
News-ID 192230
Anzahl Zeichen: 0

contact information:
Town:

SAN JOSE, CA



Kategorie:

Hardware



Diese Pressemitteilung wurde bisher 173 mal aufgerufen.


Die Pressemitteilung mit dem Titel:
"TSMC Validates Cadence 3D-IC Technology for Its CoWoS(TM) Reference Flow"
steht unter der journalistisch-redaktionellen Verantwortung von

Cadence Design Systems, Inc. (Nachricht senden)

Beachten Sie bitte die weiteren Informationen zum Haftungsauschluß (gemäß TMG - TeleMedianGesetz) und dem Datenschutz (gemäß der DSGVO).

Cadence Receives Two TSMC Customers' Choice Awards ...

SAN JOSE, CA -- (Marketwired) -- 11/25/13 -- Cadence Design Systems, Inc. (NASDAQ: CDNS), a leader in global electronic design innovation, today announced that the company has received two Customers' Choice Awards for papers delivered at TSMC&# ...

Alle Meldungen von Cadence Design Systems, Inc.



 

Werbung



Facebook

Sponsoren

foodir.org The food directory für Deutschland
News zu Snacks finden Sie auf Snackeo.
Informationen für Feinsnacker finden Sie hier.

Firmenverzeichniss

Firmen die firmenpresse für ihre Pressearbeit erfolgreich nutzen
1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z